### CS 222 Computer Organization & Architecture

Lecture 25 [01.04.2019]

### **Cache Block Mapping Techniques**



John Jose

**Assistant Professor** 

Department of Computer Science & Engineering Indian Institute of Technology Guwahati, Assam.

# **Cache Memory**

Cache memories are small, fast SRAM-based memories managed in hardware by cache controller.

It hold frequently accessed blocks of main memory

CPU looks first for data in L1, then in L2, then in main

memory.



# General Organization of a Cache



## **Basic Terminologies**

- Block: Minimum unit of information that can be either present or not present in a cache level
- Hit: An access where the data requested by the processor is present in the cache
- Miss: An access where the data requested by the processor is not present in the cache
- Hit Time: Time to access the cache memory block and return the data to the processor.
- Hit Rate / Miss Rate: Fraction of memory access found (not found) in the cache
- Miss Penalty: Time to replace a block in the cache with the corresponding block from the next level.

# **Addressing Caches**



- 3. Check that the line is valid
- 4. Locate the data in the line based on <block offset>

## Four cache memory design choices

- Where can a block be placed in the cache?
  - Block Placement [Mapping]
- How is a block found if it is in the upper level?
  - Block Identification
- Which block should be replaced on a miss?
  - Block Replacement
- What happens on a write?
  - Write Strategy

#### **Block Placement**

Block Number

Memory



Set Number

Cache

Fully Associative

anywhere



(2-way) Set Associative

anywhere in set 0 (12 mod 4) (12 mod 8)



Direct Mapped

only into block 4

block 12 can be placed

#### **Block Placement**

#### Direct mapped

- Block can be placed in only one location
- (Block Number) Modulo (Number of blocks in cache)

#### Set associative

- Block can be placed in one among a list of locations
- (Block Number) Modulo (Number of sets)

#### Fully associative

❖Block can be placed anywhere

### **Direct-Mapped Cache**

- Simplest kind of cache, easy to build
- Only 1 tag compare required per access
- Characterized by exactly one line per set.



Cache size:  $C = B \times S$  data bytes

# **Block Identification – Direct mapped**



## **Accessing Direct-Mapped Caches**

Set selection is done by the set index bits



### **Accessing Direct-Mapped Caches**

- Line matching and word selection
  - Line matching: Find a valid line in the selected set with a matching tag



### **Block Identification – Set Associative**



#### **Set Associative Cache**

Characterized by more than one line per set



E-way associative cache

### **Accessing Set Associative Caches**

Set selection is identical to direct-mapped cache



### **Accessing Set Associative Caches**

Line matching is done by comparing the tag in each valid line in the selected set.



### **Accessing Set Associative Caches**

Word selection is done same as direct mapped cache but chosen only on the line that has produced a hit.



#### Direct Vs Set Associative Cache Simulation

#### M=16 byte addresses, B=2bytes/block

S=4 sets, E=1 entry/set

t=1 s=2 b=1

Address trace (reads):

0 [0000] miss 1 [0001] hit 7 [0111] miss 8 [1000] miss 0 [0000] miss

| 4 sets     | V | tag | data    |
|------------|---|-----|---------|
| <b>S</b> 0 | 1 | 0   | M[0-1]  |
| S1         |   |     |         |
| S2         |   |     |         |
| <b>S</b> 3 | 4 |     | NAIC 71 |
|            | 1 | U   | M[6-7]  |

S=2 sets, E=2 entry/set

t=2 s=1 b=1

Address trace (reads):

| 0 | [0000] | miss |
|---|--------|------|
| 1 | [0001] | hit  |
| 7 | [0111] | miss |
| 8 | [1000] | miss |
| 0 | [0000] | hit  |

|   | tag | data   | _  |        |
|---|-----|--------|----|--------|
| 1 | 00  | M[0-1] |    |        |
| 1 | 10  | M[8-9] | S0 | 2 sets |
| 1 | 01  | M[6-7] | S1 | >      |
| 0 |     |        |    |        |

# **Block Identification – Fully Associative**



# **Direct Mapped Cache**

#### Eg: 1KB direct mapped cache with 32 B cache line



#### **Set Associative Cache**

- N-way set associative: N direct mapped caches in parallel
- Example: Two-way set associative cache
  - Cache Index selects a set from the cache
  - The two tags in the set are compared to the input in parallel
  - Data is selected based on the tag result



#### **Direct vs Set Associative Cache**

- ❖N-way Set Associative Cache versus Direct Mapped Cache:
  - ❖N comparators vs. 1
  - Extra MUX delay for the data
  - ❖ Data comes AFTER Hit/Miss decision and set selection
- In a direct mapped cache, Cache Block is available BEFORE Hit/Miss:



# **Cache Indexing**

| t b    | its | s bits    | b bits        |
|--------|-----|-----------|---------------|
|        |     | 00001     |               |
| m-1 ta | g   | set index | block offset0 |

- Decoders are used for indexing
- ❖ Indexing time depends on decoder size (s: 2s)
- Smaller number of sets, less indexing time.

## Why Use Middle Bits as Index?



#### **High-Order Bit Indexing**

- Adjacent memory lines would map to same cache entry
- Poor use of spatial locality



# Why Use Middle Bits as Index?



#### Middle-Order Bit Indexing

- Consecutive memory lines map to different cache lines
- Better use of spacial locality without replacement



### **Block Identification**

| Block address | Block |        |
|---------------|-------|--------|
| Tag           | Index | offset |

- ❖ Tag on each block
- Increasing associativity shrinks index, expands tag
- Fully Associative: No index
- Direct Mapped: Large index



johnjose@iitg.ac.in http://www.iitg.ac.in/johnjose/